

Siemens Digital Industries Software

# High-level synthesis for autonomous drive

Integrated MBSE in automotive

Anoop Saha Market development manager Digital design and implementation solutions

Andrew Macleod Director of automotive marketing

### **Executive summary**

Autonomous vehicles require a sophisticated framework of sensors to function. These sensors include LiDAR, radar, video, etc. that continuously generate a high volume of data in real time about the environment surrounding the car. The sensors constantly send their output for analysis to powerful domain controllers connected to a processing unit. The discrete data from different sensors are then merged to create meaningful information related to the vehicle's location, speed, direction and surroundings. This process is known as sensor fusion.

Sensor fusion is typically done using custom hardware – either FPGA or ASICs. The data is then processed to make decisions that impact the ADAS systems – such as turns, breaks or speed adaptation. The hardware incorporates algorithms which involve machine learning in sophisticated artificial intelligence (AI) applications to facilitate real-time processing of the sensor data. The sensor fusion challenge, which involves designing and validating both the bespoke chips and often the vehicle hardware and software systems in which the chips must function, epitomizes the sort of domainspanning work required of engineering teams working on ADAS and automated driving. Indeed, design and validation tasks should ideally even extend to urban traffic scenarios, complex systems in their own right given the variety of cityscapes and human driving behavior. The issues to solve run the chip-to-city gamut and must ultimately be considered in concert, even as work within given disciplines, like chip design, is as complex as ever.

# Complex algorithms for autonomous sensor processing



Figure 1: Simple 2-layer CNN for character recognition

Implementing machine learning algorithms in hardware is a challenge in itself. For example, one common algorithm for object detection is based on CNNs (Convolutional Neural Networks), which aid in 'Adaptive Cruise Control' and in 'Forward/Rear Collision Warning Systems' – obviously crucial capabilities for achieving a fully autonomous vehicle. The CNN is made up of multiple layers, where each layer performs multiple sets of convolutions. The convolutional filters for each layer are "feature detectors" programmed to look for certain characteristics such as horizontal lines, vertical lines, etc.

It is common for the number of input and output channels to double as data progresses through the layers, resulting in an explosion in the number of convolutional filters as well as the filter weights (coefficients). Figure 1 shows that the first layer has 1 input channel and 16 output channels and it requires 16 different convolutional filter kernels. The second layer has 16 input channels and 36 output channels requiring 36x16 = 576 2-d convolutional filters. In many CNNs the last layer(s) consist of fully connected layers which are usually implemented using matrix multiplication.

Implementing a CNN for both performance and poweroptimized hardware requires multiple man years of effort. Hardware design, by itself, is complex because of the nature of abstraction. For custom hardware for autonomous vehicles, the designer needs to explore the various architectures to ensure the best accuracy for inference. To achieve the accuracy, an inference chip for autonomous vehicle needs to address the following additional challenges:

- a. Performance: A single high definition camera can capture a 1920x1080 image at 60 frames per second. A car can have 10 or more such cameras. The inference engine must be able to process data coming at that rate to make meaningful decisions. As a result, the performance of the CNN becomes critical.
- b. Power: Although not intuitive, power consumption is another important metric for an inference engine. Al inference could be a massively power intensive operation especially because the high volume of accesses to remote memories. For electric cars, it is important to reduce the power consumption in the ADAS system so that the battery power could be more efficiently used for physical operation of the car.
- c. Functional safety: Functional safety is another area which is becoming more important for autonomous vehicles. The algorithm should be able to detect functional safety issues that might creep in because of various faults in the hardware. The ability to ensure proper fault coverage through upfront verification is critical.

## HLS design flow: from architecture to verified RTL



Figure 2: ASIC design time vs ML papers per year (Image courtesy: Samba Nova; adapted from Jeff Dean, Scaled ML)

The biggest challenge remains on the turnaround time for the traditional ASIC design flow. It takes somewhere from several months to a year to implement a new ASIC hardware. A majority of time is spent in the verification of the ASIC before it is sent for fabrication. Because of the high mask cost, as well as turnaround times for lower nodes, the design and verification teams would want to ensure high coverage in verification before tapeout. This becomes challenging for machine learning, as the algorithms are evolving rapidly. It becomes imperative for the hardware design to keep pace with the rapid evolution of software algorithms and frameworks – as shown in figure 2.

Initially, an autonomous system architect or designer relies on tools like TensorFlow, Caffe, MATLAB and theano to aid in capturing, collecting and categorically verifying data in a high-level abstract environment. These high level deep learning frameworks allow exploration of a multitude of parameters to explore, analyze and select the optimal solution for the algorithm.

Once the algorithm is determined, the designer then captures the flow in C++ or SystemC. The advantage of

C++ is that it is a general programming language that is already in wide use for modeling algorithms/behavior at the high level for both hardware and software. SystemC on the other hand allows users to refine the design by adding more implementation detail – which is crucial for the hardware implementation of the sensor processing unit.

The next step is to start designing the actual hardware algorithmic block for autonomous applications. Here the designer is faced with a choice between handcoded RTL or using High-Level Synthesis (HLS) to generate RTL from C++ or SystemC. Although RTL has traditionally been the starting point for digital design, it is becoming too expensive and time consuming (figure 2). Large teams are required to generate hundreds of thousands, if not a million of lines of Verilog or VHDL code. Small changes can cause big re-designs and it is hard to find skilled engineers for these teams. Verification times and costs are escalating out of control because RTL simulations run 106 times slower than C++ simulations.



Figure 3: Key problem: RTL Design and Verification (Image Source: NVIDIA)

Unlike RTL, HLS separates functionality from implementation with powerful capabilities for targeting and implementation at any time (figure 3). As a result, HLS accelerates algorithmic design time with a higher level of abstraction resulting in 50x less code than RTL. That means smaller design teams, shorter development time and faster verification. Algorithmic design and verification can be reduced from a year to just a few months and new features can be added in days instead of weeks. Since algorithms can be easily modified and regenerated, late stage functional changes can be made without impacting tapeout schedule. Because of a higher level of abstraction, simulation is extremely fast enabling rapid exploration of architectural options to achieve optimal power, performance and area.

Once the design team is satisfied with the results, HLS generates high quality RTL from C/C++ and/or SystemC descriptions. Verification productivity also requires a functional coverage methodology similar to what is done in RTL today, but will benefit from the speed up in simulation runtime. This includes formal property checking and linting as part of this flow to ensure that the source code is "clean" for both synthesis and simulation. Along with this, tools are required that can measure code coverage, including line, branch, and expression coverage. Moving to a higher level design requires strong debug and visualization tools including IDE and waveform views plus the ability to visualize optimization bottlenecks along with the control and data flow. The goal is to achieve RTL that is correct by construction by precise consistency of representation and simulation results between C++ algorithm and synthesized RTL.



Figure 4: High-level synthesis platform

At this point, the algorithmic designer needs to decide what type of hardware platform for the autonomous vehicle system should be used. The designer could express the algorithms as software in a CPU, DSP or GPU but these are expensive and have additional drawbacks. The CPU is not fast or efficient enough, while the DSP is good at image processing it lacks enough performance for Deep Al. Although a GPU is good at training, it is too power hungry for an in-vehicle solution. The other choice is to instantiate the algorithm in a hardware platform in a custom design in either an FPGA, ASIC and dedicated form. Although it requires more upfront design, FPGA or ASIC deliver optimal power/performance results. That is why more and more design teams are choosing to implement their algorithmic designs in hardware.

With HLS it is very easy to implement in either ASIC or FPGA. One scenario is to use a FPGA and take advantage of the simpler design cycle that eliminates complex and time consuming routing, placement and floor planning methodology. ASICs on the other hand, can handle mass volumes of chip production but are much



Figure 5: The Catapult HLS platform combines HLS with power analysis and optimization of RTL power and verification infrastructure

more labor intensive and expensive. Some designers use an FPGA for initial prototypes to analyze both software and hardware design. Once they are satisfied and are ready for production, they then take the output from HLS and retarget it quickly to the ASIC technology of choice.

The Catapult<sup>®</sup> HLS Platform and PowerPro<sup>®</sup> solutions from Siemens Digital Indstries Software is the industry's leading HLS platform with proven quality of results. Catapult empowers designers to use industry-standard ANSI C++ and SystemC to describe functional intent and move up to a more productive abstraction level. The Catapult Platform provides a powerful combination of high-level synthesis paired with PowerPro for measurement, exploration, analysis, and optimization of RTL power and a verification infrastructure for seamless verification of C++ and RTL (figure 4).

## Autonomous asic examples



Figure 6: Complex, high quality image signal processing for automotive applications

Major semiconductor suppliers for the autonomous vehicles are already successfully implementing algorithmic- intensive designs using Catapult It is helpful to briefly touch on some of their success stories.

Bosch realized that to keep their number one position in the automotive space, they needed to gradually shift to autonomous solutions. The BOSCH Visiontec team develops state-of-the-art IP and ICs containing highperformance processors that implement algorithms to recognize images from cameras in automobiles. The stakes were high, as they needed to implement three image processing designs in less than a year. There was no way that the team could manually code RTL and verify these designs in this ever-changing environment. So, they decided to move up to the C++ level and employ the Catapult flow.

With HLS flow that included power analysis and optimization, BOSCH Visiontec team was able to successfully deliver the new designs ahead of schedule in seven months even though the specifications evolved over the design cycle. Using Catapult's micro-architectural exploration, the team was able to quickly produce higher quality designs and an overall reduction in power of 30 percent through continuous refinement and by using the low- power flow. Because of the team's success, this flow will be used for future new designs and for updated designs that target new standards or process technologies.

Chips&Media is a leading provider of high-performance video IP for a variety of markets including automotive and autonomous sensor processing blocks. They employed an HLS design flow for computer vision IP that incorporates deep learning, inference object detection for processing input video at 4K resolution and 30fps. Since it was the first time using an HLS approach, they decided to develop the IP in two parallel tracks. One team would use the conventional approach of developing the IP using hand-coded Verilog and the other team would start with C and use HLS to synthesize the code into Verilog. They would then compare the results of each flow. Compared to 5 months for the RTL coding, it only took 2.5 months to learn the HLS flow and Catapult, write the C code, synthesize to RTL, verify, and integrate the IP into a FPGA board to successfully demonstrate the video IP product. The HLS team explored many architectures with little effort, which would have been very difficult to do in the traditional RTL flow.

STMicroelectronics' imaging division uses Catapult HLS for a range of signal processing applications including automotive sensors (figure 6). One of the major benefits of HLS is the increase in IP value without additional engineering resources. Since it was easier to work in SystemC, the team could efficiently add new features and explore different architectures to achieve optimal performance, power and area.

Verification time and effort was also reduced. They were able to run thousands of tests in hours versus weeks that it would take for RTL. The verification team found that automatic functional clock gating saved considerable recoding and debugging which reduced the power by 10 percent. Also, the quality of results of the generated RTL was excellent

for these complex designs. As a result of using HLS, the team created more than 50 image signal processing designs over two years, ranging in size from 10K gates to 2 million gates.

### Conclusion



Autonomous designers are grappling with new silicon architectures optimized for neural computing and computer vision to make autonomous vehicle solutions better and faster to market than ever before. To have the most efficient implementation of the silicon for ADAS, they need to move up the abstraction layer for higher design and verification productivity. Existing RTL-based design methodologies cannot scale to meet this demand, since SoC designs for autonomous vehicles are too complex to design efficiently by hand-coding RTL. Additionally, verification times are escalating

#### References

Jim McGregor, "AV Simulation Extends to Silicon," [https://www.tiriasresearch.com/downloads/av-simulation-extends-to-silicon/] TIRIAS Research, May 2019

Junko Yoshida, "Robocar SoCs: Designers' Worst Nightmare | Siemens takes on challenges of AV/ADAS chip design and validation," [https://www. eetimes.com/document.asp?doc\_id=1334711] EE Times, May 17, 2019

"David Fritz and Jim McGregor on Chips For Autonomous Vehicles, [http:// www.autonocast.com/blog/2019/5/22/144-david-fritz-and-jim-mcgregoron-chips-for-autonomous-vehicles], The Autonocast podcast, Episode #144, May 22, 2019 out of control, making it necessary to verify designs as early as possible. HLS is proven to deliver higher quality algorithmic-based designs faster and more efficiently than RTL for autonomous drive systems.

Similar design and verification pressures exist in all the nested systems enabling automated, connected vehicles, such as complex networks of in-vehicle sensors and software, and eventually, the deployment of these vehicles in cities. And by now most agree that as these cars hits the streets they will co-mingle with other transportation nodes, all of which will be increasingly consumed as services rather than owned by individuals and parked in driveways. Chip-to-city thinking (along with a portfolio of ever more integrated digital-twin design tools) is helping make this future a reality.

#### **Siemens Digital Industries Software**

#### Headquarters

Granite Park One 5800 Granite Parkway Suite 600 Plano, TX 75024 USA +1 972 987 3000

#### Americas

Granite Park One 5800 Granite Parkway Suite 600 Plano, TX 75024 USA +1 314 264 8499

#### Europe

Stephenson House Sir William Siemens Square Frimley, Camberley Surrey, GU16 8QD +44 (0) 1276 413200

#### Asia-Pacific

Unit 901-902, 9/F Tower B, Manulife Financial Centre 223-231 Wai Yip Street, Kwun Tong Kowloon, Hong Kong +852 2230 3333

#### **About Siemens Digital Industries Software**

Siemens Digital Industries Software, a business unit of Siemens Digital Industries, is a leading global provider of software solutions to drive the digital transformation of industry, creating new opportunities for manufacturers to realize innovation. With headquarters in Plano, Texas, and over 140,000 customers worldwide, we work with companies of all sizes to transform the way ideas come to life, the way products are realized, and the way products and assets in operation are used and understood. For more information on our products and services, visit siemens.com/plm.

#### siemens.com/plm

© 2019 Siemens. A list of relevant Siemens trademarks can be found <u>here</u>. Other trademarks belong to their respective owners. 78320-C3 7/19 Y