새로운 프로그램을 위한 혁신적이며, 협업이 가능한 동기화된 프로그램 관리
항공 우주 및 방위
새로운 프로그램을 위한 혁신적이며, 협업이 가능한 동기화된 프로그램 관리산업 자세히 보기
자동차 및 운송
Integration of mechanical, software and electronic systems technologies for vehicle systems산업 자세히 보기
소비재 및 소매업
통합된 포뮬레이션, 패키징 및 제조 프로세스의 효율적인 관리를 통한 제품 혁신산업 자세히 보기
전자 기기 및 반도체
신제품 개발 시 데이터를 활용하여 품질과 수익성을 개선하고 시장 출시 기간을 단축하며 비용 절감산업 자세히 보기
에너지 및 공공 시설
Supply chain collaboration in design, construction, maintenance and retirement of mission-critical assets산업 자세히 보기
Construction, mining, and agricultural heavy equipment manufacturers striving for superior performanceExplore Industry
산업용 기계 및 중장비
Integration of manufacturing process planning with design and engineering for today’s machine complexity산업 자세히 보기
Insurance & Financial
Visibility, compliance and accountability for insurance and financial industriesExplore Industry
조선 및 해양
미래형 선박(future fleet) 개발 비용의 지속적인 절감을 위한 조선분야의 혁신산업 자세히 보기
Media & Telecommunications
Siemens PLM Software, a leader in media and telecommunications software, delivers digital solutions for cutting-edge technology supporting complex products in a rapidly changing market.Explore Industry
의료 기기 및 제약
시장 요구사항의 충족과 비용 절감을 위해 디지털화를 통한 "개인 맞춤형 제품 혁신"산업 살펴보기
Faster time to market, fewer errors for Software DevelopmentExplore Industry
Small & Medium Business
Remove barriers and grow while maintaining your bottom line. We’re democratizing the most robust digital twins for your small and medium businesses.Explore Industry
Siemens Digital Industries Software Mentor Graphics Enhances Support for TSMC 7nm Design Starts and 10nm Production
WILSONVILLE, Ore., March 15, 2016 - Mentor Graphics Corporation (NASDAQ: MENT) today announced further enhancements and optimizations to the Calibre® platform and Analog FastSPICE™ (AFS) platform by completing TSMC 10nm FinFET V1.0 certification. In addition, the Calibre and Analog FastSPICE platforms are ready for early design starts and IP design on TSMC’s 7nm FinFET process based on the most current Design Rule Manual (DRM) and SPICE model.
To help mutual customers prepare their designs for advanced manufacturing processes, Mentor has made improvements for 10nm physical verification, accelerating the runtime of the Calibre nmDRC™ sign-off tool compared to the tool’s runtime when it was initially certified for required 10nm accuracy last year. New device parameters of the 10nm process are supported in the Calibre nmLVS™ tool for more accurate SPICE models and self-heating simulation. Mentor has also enhanced the parasitic accuracy in the Calibre xACT™ solution, and is actively improving layout parasitic extraction flow to meet 10nm requirements.
The Calibre platform also helps designers improve design reliability and manufacturability. The TSMC reliability offering leverages the Calibre PERC™ reliability verification solution, now with enhanced techniques for 10nm resistance and current density checking. For design for manufacturing (DFM), Mentor added color-aware fill and more sophisticated alignment and spacing rules to the SmartFill feature of the Calibre YieldEnhancer tool. Mentor also optimized the Calibre DESIGNrev™ chip finishing tool, the Calibre RVE™ results viewer, and the Calibre RealTime interface to give designers easier integration and debugging capabilities for multi-patterning, layout vs. schematic (LVS) comparison, and electrical rule checking (ERC) and reliability verification.
Mentor and TSMC are now collaborating on bringing the Calibre platform’s broad capabilities to the 7nm FinFET process. The Calibre nmDRC and Calibre nmLVS tools are already certified for customers’ early design starts. TSMC and Mentor are expanding use of the SmartFill functionality and Calibre multi-patterning capabilities to support the technology requirements of 7nm.
For fast, accurate circuit simulation, TSMC certified the AFS platform, including the AFS Mega circuit simulator, for 10nm V1.0. The AFS platform is also certified for the latest version of the 7nm DRM and SPICE for early design starts.
The Mentor place-and-route platform—including the Olympus-SoC™ system—has been enhanced to support advanced design rules at 10nm, and Mentor is optimizing its correlation with sign-off extraction and static timing analysis tools. This collaboration has also been extended to 7nm.
“We continue to collaborate with Mentor Graphics to provide design solutions and services that will help our mutual customers become successful with their 7nm designs,” said Suk Lee, TSMC senior director, Design Infrastructure Marketing Division. “Working together, we are also enabling the full production release of our 10nm technology design support.”
“To get the world’s most advanced processes into the hands of today’s leading SoC designers requires intense collaboration between the foundry and the EDA supplier,” said Joe Sawicki, vice president and general manager of Mentor Graphics Design-to-Silicon Division. “We’re honored that TSMC continues to leverage the proven quality, performance and breadth of Mentor platforms in its ecosystem strategy for the future.”
(Mentor Graphics and Calibre are registered trademarks, of Mentor Graphics Corporation. Analog FastSPICE, nmDRC, nmLVS, xACT, RVE, PERC, DESIGNrev and Olympus-SoC are trademarks of Mentor Graphics Corporation. All other company or product names are the registered trademarks or trademarks of their respective owners.)